发明授权
- 专利标题: DATA LINK MODULE FOR TIME DIVISION MULTIPLEXING CONTROL SYSTEMS
- 专利标题(中): 通信模块,用于时分复用控制系统
-
申请号: EP95933918.5申请日: 1995-09-12
-
公开(公告)号: EP0728348B1公开(公告)日: 2003-06-11
- 发明人: RILEY, Robert, E.
- 申请人: SQUARE D COMPANY
- 申请人地址: 1415 South Roselle Road Palatine, IL 60067 US
- 专利权人: SQUARE D COMPANY
- 当前专利权人: SQUARE D COMPANY
- 当前专利权人地址: 1415 South Roselle Road Palatine, IL 60067 US
- 代理机构: Gray, John James
- 优先权: US305253 19940913
- 国际公布: WO96008801 19960321
- 主分类号: G08C15/12
- IPC分类号: G08C15/12
摘要:
A programmable data link module (32) for use in a time division multiplexing control system (30) having a plurality of modules interconnected by a bus (40) for passing control signals between data link modules on a serial multiplex basis. Each module includes an integrated circuit (80) having signal conditioning circuits (180, 186 and 188) including a programmable hysteresis circuit (126), a power on reset delay circuit (190), a safety input inhibit circuit (220), a clock loss detect circuit (240), a safety output protection cicuit (262), a data verifier (260), a polarity selector for a third output terminal (350), an input synchronizer (182 and 184), a combined mode/sync output terminal (110), a multiplex clock output terminal (108), a programming circuit (232) for accepting programming over the clock bus (44) and data bus (46), input/output word extender circuits (104, 106), a high voltage protection circuit (420) including a transistor (600) and a data bus integrity checker (630).
信息查询