发明公开
EP0935285A1 Method for dual gate oxide dual workfunction CMOS
审中-公开
Verfahrenfüreinen CMOS mit zweifachem Gateoxid und zweifacher Austrittsarbeit
- 专利标题: Method for dual gate oxide dual workfunction CMOS
- 专利标题(中): Verfahrenfüreinen CMOS mit zweifachem Gateoxid und zweifacher Austrittsarbeit
-
申请号: EP99300234.4申请日: 1999-01-14
-
公开(公告)号: EP0935285A1公开(公告)日: 1999-08-11
- 发明人: Bronner, Gary Bela , El-Kareh, Badih , Schuster, Stanley Everett
- 申请人: International Business Machines Corporation
- 申请人地址: Old Orchard Road Armonk, N.Y. 10504 US
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: Old Orchard Road Armonk, N.Y. 10504 US
- 代理机构: Boyce, Conor
- 优先权: US18939 19980205
- 主分类号: H01L21/8239
- IPC分类号: H01L21/8239 ; H01L21/8238
摘要:
A method of forming integrated circuit chips including two dissimilar type NFETs and/or two dissimilar type PFETs on the same chip, such as both thick and thin gate oxide FETs. A DRAM array may be constructed of the thick oxide FETs and logic circuits may be constructed of the thin oxide FETs on the same chip. First, a gate stack including a first, thick gate SiO2 layer is formed on a wafer. The stack includes a doped polysilicon layer on the gate oxide layer, a silicide layer on the polysilicon layer and a nitride layer on the silicide layer. Part of the stack is selectively removed to re-expose the wafer where logic circuits are to be formed. A thinner gate oxide layer is formed on the re-exposed wafer. Next, gates are formed on the thinner gate oxide layer and thin oxide NFETs and PFETs are formed at the gates. After selectively siliciding thin oxide device regions, gates are etched from the stack in the thick oxide device regions. Finally, source and drain regions are implanted and diffused for the thick gate oxide devices.
信息查询
IPC分类: