发明公开
- 专利标题: Processor and method of controlling the same
- 专利标题(中): 处理器和控制方法
-
申请号: EP07108697.9申请日: 2000-12-15
-
公开(公告)号: EP1840735A3公开(公告)日: 2014-04-23
- 发明人: Miyake, Hideo c/o FUJITSU LIMITED , Suga, Atsuhiro c/o FUJITSU LIMITED , Nakamura, Yasuki c/o FUJITSU LIMITED
- 申请人: Fujitsu Ltd.
- 申请人地址: 1-1, Kamikodanaka 4-chome, Nakahara-ku Kawasaki-shi, Kanagawa 211-8588 JP
- 专利权人: Fujitsu Ltd.
- 当前专利权人: Fujitsu Ltd.
- 当前专利权人地址: 1-1, Kamikodanaka 4-chome, Nakahara-ku Kawasaki-shi, Kanagawa 211-8588 JP
- 代理机构: Schultes, Stephan
- 优先权: JP35983799 19991217; JP2000043441 20000221; JP2000067789 20000310
- 主分类号: G06F9/38
- IPC分类号: G06F9/38
摘要:
A processor includes a history control unit (51) that stores a storage destination of a result obtained by executing a second instruction that is executed prior to a first instruction placed before the second instruction. When it is determined that the address of first data to be processed by the first instruction is included in the address region of second data to be processed by the second instruction, the history control unit (51) overwrites the result obtained by the execution of the first instruction on the second data corresponding to the address. The processor can perform a load operation prior to a store operation while avoiding ambiguous memory reference, and achieves high-speed operations.
公开/授权文献
- EP1840735A2 Processor and method of controlling the same 公开/授权日:2007-10-03
信息查询