发明公开
- 专利标题: SYSTEM AND METHOD FOR ANALYZING POWER CONSUMPTION OF ELECTRONIC DESIGN UNDERGOING EMULATION OR HARDWARE BASED ON SIMULATION ACCELERATION
- 专利标题(中): 基于仿真加速系统和方法的功耗分析在电子设备仿真或硬件
-
申请号: EP06772237.1申请日: 2006-06-05
-
公开(公告)号: EP1886240A2公开(公告)日: 2008-02-13
- 发明人: LIN, Tsair-Chin , TUNG, Tung-Sun , ZHU, Bing
- 申请人: QUICKTURN DESIGN SYSTEMS, INC.
- 申请人地址: 2655 Seely Avenue San Jose, CA 95134 US
- 专利权人: QUICKTURN DESIGN SYSTEMS, INC.
- 当前专利权人: QUICKTURN DESIGN SYSTEMS, INC.
- 当前专利权人地址: 2655 Seely Avenue San Jose, CA 95134 US
- 代理机构: Kramer - Barske - Schmidtchen
- 优先权: US687021P 20050603
- 国际公布: WO2006133149 20061214
- 主分类号: G06F17/50
- IPC分类号: G06F17/50
摘要:
The invention described here is the methods of using a hardware-based functional verification system to mimic a design under test (DUT), under intended application environment and software, to record or derive the transition activities of all circuits of the DUT, then calculate the total or partial power consumption during the period of interest. The period of interest is defined by the user in terms of "events" which are the arbitrary states of the DUT. Furthermore, the user can specify the number of sub-divisions required between events thus vary the apparent resolution of the power consumption profile.
信息查询