发明公开
- 专利标题: PSEUDO-SYNCHRONOUS TIME DIVISION MULTIPLEXING
- 专利标题(中): 伪同步时分复用方法
-
申请号: EP10802674申请日: 2010-07-14
-
公开(公告)号: EP2457154A4公开(公告)日: 2014-12-17
- 发明人: MCELVAIN KENNETH S
- 申请人: SYNOPSYS INC
- 专利权人: SYNOPSYS INC
- 当前专利权人: SYNOPSYS INC
- 优先权: US50620009 2009-07-20
- 主分类号: G06F9/06
- IPC分类号: G06F9/06 ; G06F1/04 ; G06F9/305 ; G06F9/38 ; G06F13/42 ; G06F17/50 ; H04J3/04 ; H04J3/06
摘要:
Methods and apparatuses to multiplex logic data pseudo synchronously are described. A representation of a multiplexer logic is generated to transmit data items asynchronously relative to a design clock. The data items may be transmitted under control of a transmission clock from a first integrated circuit to a second integrated circuit. A representation of a counter logic may be generated to couple with the multiplexer logic for transmitting the data asynchronously. Additionally, a representation of reset logic may be generated for a configuration to repeatedly reset the counter logic. Synchronization signals may be generated for a design clock cycle of a design clock driving the data items. The synchronization signals may be transmitted via the transmission clock asynchronous with the design clock. The data items may be transmitted via a number of transmission slots determined based on the clock cycles of the transmission clock and the design clock The total time for the transmission slots for transmitting the logic data may be less than the clock cycle of the design clock. One or more transmission slots within the clock cycle of the design clock may be used to transmit the synchronization data to indicate a new cycle to transmit the data items according to the design clock.
信息查询