Invention Publication
- Patent Title: MASKING A POWER STATE OF A CORE OF A PROCESSOR
-
Application No.: EP16830980.5Application Date: 2016-06-14
-
Publication No.: EP3329345A1Publication Date: 2018-06-06
- Inventor: GENDLER, Alexander , NOVAKOVSKY, Larisa , SISTLA, Krishnakanth V. , GARG, Vivek , MULLA, Dean , CHOUBAL, Ashish V. , HALLNOR, Erik G. , WEIER, Kimberly C.
- Applicant: Intel Corporation
- Applicant Address: 2200 Mission College Boulevard Santa Clara, CA 95054 US
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: 2200 Mission College Boulevard Santa Clara, CA 95054 US
- Agency: Samson & Partner Patentanwälte mbB
- Priority: US201514812056 20150729
- International Announcement: WO2017019192 20170202
- Main IPC: G06F1/32
- IPC: G06F1/32 ; G06F13/14 ; G06F9/38 ; G06F15/78
Abstract:
In one embodiment, a processor includes a core to execute instructions and a core perimeter logic coupled to the core. The core perimeter logic may include a fabric interface logic coupled to the core. In turn, the fabric interface logic may include a first storage to store state information of the core when the core is in a low power state, and enable an inter-die interconnect coupled between the core and an uncore to be maintained in an active state during entry of the core into a low power state. Other embodiments are described and claimed.
Public/Granted literature
- EP3329345B1 MASKING A POWER STATE OF A CORE OF A PROCESSOR Public/Granted day:2023-05-17
Information query