- Patent Title: Energy-efficient variable power adder and methods of use thereof
-
Application No.: US15488019Application Date: 2017-04-14
-
Publication No.: US10223071B2Publication Date: 2019-03-05
- Inventor: Hari Rao
- Applicant: QUALCOMM Incorporated
- Applicant Address: US CA San Diego
- Assignee: QUALCOMM Incorporated
- Current Assignee: QUALCOMM Incorporated
- Current Assignee Address: US CA San Diego
- Agency: Haynes and Boone, LLP
- Main IPC: G06F7/502
- IPC: G06F7/502 ; G06F7/505 ; G06F7/506

Abstract:
A multi-bit adder apparatus comprising: a full adder stage configured to receive at least some of a plurality of least significant bits (LSBs) of first data and second data; and a half adder stage configured to receive at least some of a plurality of most significant bits (MSBs) of the first data and the second data; a carry generation stage coupled to the full adder stage and the half adder stage, wherein the carry generation stage includes at least one serial propagate-generate (PG) component; and a post summing stage coupled to the carry generation stage and the half adder stage and configured to generate a partial sum output of the first data and the second data, wherein a number of the at least some of the plurality of LSBs is different from a number of the at least some of the plurality of MSBs.
Public/Granted literature
- US20180300107A1 Energy-Efficient Variable Power Adder and Methods of Use Thereof Public/Granted day:2018-10-18
Information query
IPC分类: