Invention Grant
- Patent Title: Systems, methods, and apparatuses for implementing die recovery in two-level memory (2LM) stacked die subsystems
-
Application No.: US15283055Application Date: 2016-09-30
-
Publication No.: US10249597B2Publication Date: 2019-04-02
- Inventor: Lakshminarayana Pappu , Kalyan C. Kolluru , Pete D. Vogt , Christopher J. Nelson , Amande B. Trang , Uddalak Bhattacharya
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Schwabe, Williamson & Wyatt, P.C.
- Main IPC: G11C5/06
- IPC: G11C5/06 ; H01L25/065 ; H01L25/18 ; G11C5/02 ; G11C29/02 ; G11C29/12 ; G11C29/48 ; G11C29/00

Abstract:
Systems, methods, and apparatuses for implementing die recovery in Two-Level Memory (2LM) stacked die subsystems are described. A stacked semiconductor package includes a processor functional silicon die at a first layer of the stacked semiconductor package; one or more memory dies forming a corresponding one or more memory layers of the stacked semiconductor package; a plurality of Through Silicon Vias (TSV s) formed through the one or more memory dies; a plurality of physical memory interfaces electrically interfacing the one or more memory dies to the processor functional silicon die at the first layer through the memory layers via the plurality of TSVs; and a redundant physical memory interface formed by a redundant TSV traversing through the memory layers to the processor functional silicon die at the first layer through which to reroute a memory signal path from a defective physical memory interface at a defective TSV to a functional signal path traversing the redundant TSV.
Public/Granted literature
Information query