- 专利标题: System and method for power analysis resistant clock
-
申请号: US16026751申请日: 2018-07-03
-
公开(公告)号: US10263767B1公开(公告)日: 2019-04-16
- 发明人: Bryan Doi
- 申请人: Rajant Corporation
- 申请人地址: US PA Wayne
- 专利权人: RAJANT CORPORATION
- 当前专利权人: RAJANT CORPORATION
- 当前专利权人地址: US PA Wayne
- 代理机构: Drinker Biddle & Reath LLP
- 主分类号: H04L9/00
- IPC分类号: H04L9/00 ; G06F7/58 ; G06F21/75 ; G06F21/72
摘要:
A system and method to mitigate or complicate the use of differential power analysis (DPA) and simple power analysis (SPA) in the attack of a targeted integrated circuit, or device containing an integrated circuit, that is processing sensitive information. The system and method modifies the regularity of a clock that initiates the power events within the circuit such that subsequent processing of information does not always occur at the same time.
信息查询