Invention Grant
- Patent Title: Compute through power loss hardware approach for processing device having nonvolatile logic memory
-
Application No.: US15016449Application Date: 2016-02-05
-
Publication No.: US10331203B2Publication Date: 2019-06-25
- Inventor: Michael Zwerg , Steven Craig Bartling , Sudhanshu Khanna
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Agent Kenneth Liu; Charles A. Brill; Frank D. Cimino
- Main IPC: G06F1/3293
- IPC: G06F1/3293 ; G06F1/3287 ; G06F3/06 ; G06F11/07 ; G06F1/3206

Abstract:
A computing device apparatus facilitates use of a deep low power mode that includes powering off the device's CPU by including a hardware implemented process to trigger storage of data from the device's volatile storage elements in non-volatile memory in response to entering the low power mode. A hardware based power management unit controls the process including interrupting a normal processing order of the CPU and triggering the storage of the data in the non-volatile memory. In response to a wake-up event, the device is triggered to restore the data stored in the non-volatile memory to the volatile memory prior to execution of a wake up process for the CPU from the low power mode. The device includes a power storage element such as a capacitor that holds sufficient energy to complete the non-volatile data storage task prior to entering the low power mode.
Public/Granted literature
- US20170185139A1 Compute Through Power Loss Hardware Approach For Processing Device Having Nonvolatile Logic Memory Public/Granted day:2017-06-29
Information query
IPC分类: