- Patent Title: Loop delay optimization for multi-voltage self-synchronous systems
-
Application No.: US15858070Application Date: 2017-12-29
-
Publication No.: US10348276B2Publication Date: 2019-07-09
- Inventor: Shiv Harit Mathur
- Applicant: SanDisk Technologies LLC
- Applicant Address: US TX Addison
- Assignee: SanDisk Technologies LLC
- Current Assignee: SanDisk Technologies LLC
- Current Assignee Address: US TX Addison
- Agency: Brinks Gilson & Lione
- Main IPC: H03K5/00
- IPC: H03K5/00 ; H03K5/13 ; G06F13/38 ; H03K3/353

Abstract:
A clock-receiving system may receive a host clock signal on a communications bus from a clock-sending system. Circuitry of a critical path of the clock-receiving system may communicate the clock signal to a multiplexer configured directly behind output driver circuitry. Core logic circuitry and data path circuitry may communicate pairs of phase-shifted data signals to the multiplexer. The multiplexer may use the clock signal and the pairs of phase-shifted data signals to generate an output pair of data signals, and send the output pair of data signals to the output driver circuitry. In turn, the output driver circuitry may generate an output data signal for communication on the communications bus. The clock-receiving system may enable the critical path and use the multiplexer to generate the output data signal when in a low operating voltage mode.
Public/Granted literature
- US20180123570A1 LOOP DELAY OPTIMIZATION FOR MULTI-VOLTAGE SELF-SYNCHRONOUS SYSTEMS Public/Granted day:2018-05-03
Information query