发明授权
- 专利标题: Clock delay adjusting circuit based on edge addition and integrated chip thereof
-
申请号: US15313809申请日: 2014-10-20
-
公开(公告)号: US10404243B2公开(公告)日: 2019-09-03
- 发明人: Rongbin Hu , Can Zhu , Yonglu Wang , Zhengping Zhang , Lei Zhang , Yuhan Gao , Rongke Ye , Guangbing Chen , Yuxin Wang , Dongbing Fu
- 申请人: NO. 24 RESEARCH INSTITUTE OF CHINA ELECTRONIC TECHNOLOGY CORPORATION
- 申请人地址: CN Chongqing
- 专利权人: NO. 24 RESEARCH INSTITUTE OF CHINA ELECTRONIC TECHNOLOGY CORPORATION
- 当前专利权人: NO. 24 RESEARCH INSTITUTE OF CHINA ELECTRONIC TECHNOLOGY CORPORATION
- 当前专利权人地址: CN Chongqing
- 代理机构: Oliff PLC
- 优先权: CN201410482378 20140919
- 国际申请: PCT/CN2014/088913 WO 20141020
- 国际公布: WO2016/041229 WO 20160324
- 主分类号: H03K5/135
- IPC分类号: H03K5/135 ; H03K5/00
摘要:
The invention provides a clock delay adjusting circuit based on edge addition and an integrated chip thereof. The clock delay adjusting circuit comprises a clock delay unit, a weight coefficient unit and an edge addition unit, wherein the clock delay unit is used for conducting equal-interval delay on clock signals inputted into the input end of the clock delay unit to obtain and output at least three delay clock signals at equal intervals, the weight coefficient unit is used for generating weight signals with the number the same as the number of the delay clock signals according to digital codes inputted into the input end of the weight coefficient unit and outputting the weight signals, and the edge addition unit is used for receiving the delay clock signals and the weight signals, conducting weighted summation on the delay clock signals according to the weight signals and outputting signals obtained through weighted summation to obtain new clock signals with continuous clock rising edges/continuous clock falling edges, wherein the number of the new clock signals is the same as the number of the delay clock signals. In addition, the clock delay adjusting circuit can be made into the integrated chip. In view of the present invention, the problems that an existing clock delay adjusting circuit is low in adjustment accuracy and can not meet the requirement for high-precision time-share sampling are well solved.
公开/授权文献
信息查询
IPC分类: