Invention Grant
- Patent Title: Systems and methods for improved chip device performance
-
Application No.: US15802270Application Date: 2017-11-02
-
Publication No.: US10461387B2Publication Date: 2019-10-29
- Inventor: Jayesh Nath , Ying Shen
- Applicant: Aviat U.S., Inc.
- Applicant Address: US CA Milpitas
- Assignee: Aviat U.S., Inc.
- Current Assignee: Aviat U.S., Inc.
- Current Assignee Address: US CA Milpitas
- Agency: Sheppard, Mullin, Richter & Hampton LLP
- Main IPC: H01P3/08
- IPC: H01P3/08 ; H01L23/48 ; H01L23/66

Abstract:
Systems and methods for improved chip device performance are discussed herein. An exemplary chip device for use in an integrated circuit comprises a bottom and a top opposite the bottom. The chip device comprises a through-chip device interconnect and a clearance region. The through-chip device interconnect is configured to provide an electrical connection between a ground plane trace on the bottom and a chip device path on the top of the chip device. The clearance region on the bottom of the chip device comprises an electrically conductive substance. The size and shape of the clearance region assist in impedance matching. The chip device path on the top of the chip device may further comprise at least one tuning stub. The size and shape of the at least one tuning stub also assist in impedance matching.
Public/Granted literature
- US20180053982A1 SYSTEMS AND METHODS FOR IMPROVED CHIP DEVICE PERFORMANCE Public/Granted day:2018-02-22
Information query