- 专利标题: Ring oscillator-based programmable delay line
-
申请号: US16205093申请日: 2018-11-29
-
公开(公告)号: US10587253B1公开(公告)日: 2020-03-10
- 发明人: Yu Huang , Nam Dang , Keith Alan Bowman , Navid Toosizadeh
- 申请人: QUALCOMM Incorporated
- 申请人地址: US CA San Diego
- 专利权人: QUALCOMM Incorporated
- 当前专利权人: QUALCOMM Incorporated
- 当前专利权人地址: US CA San Diego
- 代理机构: Loza & Loza LLP/Qualcomm
- 主分类号: G06F1/04
- IPC分类号: G06F1/04 ; H03K5/1534 ; H03K5/135 ; H03K3/03 ; H03K21/38 ; H03K19/20 ; H03K5/00
摘要:
A programmable delay line includes a pulse generator configured to generate a pulse in response to a transition of an input signal; an oscillator configured to generate a clock in response to the pulse; a counter configured to change a current count from a first value towards a second value in response to periods of the clock; and a gating device configured to output the transition of the input signal to generate an output signal in response to the current count reaching the second value. The delay of the input signal is a function of the difference between the first value and the second value. The delay line may be used in different applications, such as a dynamic variation monitor (DVM) configured to detect supply voltage droop. The DVM may be in an adaptive clock distribution (ACD) to reduce the clock frequency for a datapath in response to a droop.
信息查询