Invention Grant
- Patent Title: Coarse-grain programmable routing network for logic devices
-
Application No.: US16439577Application Date: 2019-06-12
-
Publication No.: US10587270B2Publication Date: 2020-03-10
- Inventor: Gary Wallichs , Sean Atsatt
- Applicant: Intel Corporation
- Applicant Address: US CA San Jose
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA San Jose
- Agency: Treyz Law Group
- Agent Jason Tsai
- Main IPC: H03K19/177
- IPC: H03K19/177 ; H03K19/00 ; H03K19/17736 ; H03K19/1776 ; H03K19/17704

Abstract:
Circuitry is provided that includes programmable fabric with fine-grain routing wires and a separate programmable coarse-grain routing network that provides enhanced bandwidth, low latency, and deterministic routing behavior. The programmable coarse-grain routing network may be implemented on an active interposer die. The programmable fabric may be implemented on a top die that is stacked on the active interposer die. A protocol-based network on chip (NoC) may be overlaid on the coarse-grain routing network. Although the NoC protocol is nondeterministic, the coarse-grain routing network includes an array of programmable switch boxes linked together using a predetermined number of routing channels to provide deterministic routing. Pipeline registers may be interposed within the routing channels at fixed locations to guarantee timing closure.
Public/Granted literature
- US20190296744A1 COARSE-GRAIN PROGRAMMABLE ROUTING NETWORK FOR LOGIC DEVICES Public/Granted day:2019-09-26
Information query
IPC分类: