Invention Grant
- Patent Title: Distributed shared memory using interconnected atomic transaction engines at respective memory interfaces
-
Application No.: US14863354Application Date: 2015-09-23
-
Publication No.: US10732865B2Publication Date: 2020-08-04
- Inventor: Rishabh Jain , Erik M. Schlanger
- Applicant: Oracle International Corporation
- Applicant Address: US CA Redwood City
- Assignee: Oracle International Corporation
- Current Assignee: Oracle International Corporation
- Current Assignee Address: US CA Redwood City
- Agency: Kowert, Hood, Munyon, Rankin & Goetzel, P.C.
- Agent Robert C. Kowert
- Main IPC: G06F12/00
- IPC: G06F12/00 ; G06F3/06 ; G06F9/54 ; G06F15/78 ; G06F15/173 ; G06F9/52

Abstract:
A hardware-assisted Distributed Memory System may include software configurable shared memory regions in the local memory of each of multiple processor cores. Accesses to these shared memory regions may be made through a network of on-chip atomic transaction engine (ATE) instances, one per core, over a private interconnect matrix that connects them together. For example, each ATE instance may issue Remote Procedure Calls (RPCs), with or without responses, to an ATE instance associated with a remote processor core in order to perform operations that target memory locations controlled by the remote processor core. Each ATE instance may process RPCs (atomically) that are received from other ATE instances or that are generated locally. For some operation types, an ATE instance may execute the operations identified in the RPCs itself using dedicated hardware. For other operation types, the ATE instance may interrupt its local processor core to perform the operations.
Public/Granted literature
- US20170083257A1 On-chip Atomic Transaction Engine Public/Granted day:2017-03-23
Information query