Invention Grant
- Patent Title: Ultra-scaled fin pitch having dual gate dielectrics
-
Application No.: US16318108Application Date: 2016-09-30
-
Publication No.: US10784378B2Publication Date: 2020-09-22
- Inventor: Walid M. Hafez , Roman W. Olac-Vaw , Joodong Park , Chen-Guan Lee , Chia-Hong Jan , Everett S. Cassidy-Comfort
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Schwabe, Williamson & Wyatt, P.C.
- International Application: PCT/US2016/054899 WO 20160930
- International Announcement: WO2018/063366 WO 20180405
- Main IPC: H01L27/088
- IPC: H01L27/088 ; H01L29/78 ; H01L21/84 ; H01L27/12 ; H01L29/417 ; H01L29/66

Abstract:
Ultra-scaled fin pitch processes having dual gate dielectrics are described. For example, a semiconductor structure includes first and second semiconductor fins above a substrate. A first gate structure includes a first gate electrode over a top surface and laterally adjacent to sidewalls of the first semiconductor fin, a first gate dielectric layer between the first gate electrode and the first semiconductor fin and along sidewalls of the first gate structure, and a second gate dielectric layer between the first gate electrode and the first gate dielectric layer and along the first gate dielectric layer along the sidewalls of the first gate electrode. A second gate structure includes a second gate electrode over a top surface and laterally adjacent to sidewalls of the second semiconductor fin, and the second gate dielectric layer between the second gate electrode and the second semiconductor fin and along sidewalls of the second gate electrode.
Public/Granted literature
- US20200066897A1 ULTRA-SCALED FIN PITCH PROCESSES HAVING DUAL GATE DIELECTRICS AND THE RESULTING STRUCTURES Public/Granted day:2020-02-27
Information query
IPC分类: