Invention Grant
- Patent Title: Internal clock distortion calibration using DC component offset of clock signal
-
Application No.: US16920315Application Date: 2020-07-02
-
Publication No.: US10972078B2Publication Date: 2021-04-06
- Inventor: Guan Wang , Qiang Tang , Ali Feiz Zarrin Ghalam
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Perkins Coie LLP
- Main IPC: G06F1/10
- IPC: G06F1/10 ; H03K3/017 ; H04L25/06 ; H03K5/156 ; G11C7/22 ; G11C29/02 ; H04L7/00 ; H04L25/02 ; G06F1/04

Abstract:
Several embodiments of electrical circuit devices and systems with clock distortion calibration circuitry are disclosed herein. In one embodiment, an electrical circuit device includes an electrical circuit die having clock distortion calibration circuitry to calibrate a clock signal. The clock distortion calibration circuitry is configured to compare a first duty cycle of a first voltage signal of the clock signal to a second duty cycle of a second voltage signal of the clock signal. Based on the comparison, the clock distortion calibration circuitry is configured to adjust a trim value associated with at least one of the first and the second duty cycles of the first and the second voltage signals, respectively, to calibrate at least one of the first and the second duty cycles and account for duty cycle distortion encountered as the clock signal propagates through a clock tree of the electrical circuit device.
Public/Granted literature
- US20200336135A1 INTERNAL CLOCK DISTORTION CALIBRATION USING DC COMPONENT OFFSET OF CLOCK SIGNAL Public/Granted day:2020-10-22
Information query