Invention Grant
- Patent Title: Integrated circuit memory devices having buffer dies and test interface circuits therein that support testing and methods of testing same
-
Application No.: US16574808Application Date: 2019-09-18
-
Publication No.: US11049584B2Publication Date: 2021-06-29
- Inventor: Ki-Heung Kim , Kyo-Min Sohn , Young-Soo Sohn
- Applicant: Samsung Electronics Co., Ltd.
- Applicant Address: KR Suwon-si
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Suwon-si
- Agency: Myers Bigel, P.A.
- Priority: KR10-2019-0005127 20190115,KR10-2019-0029642 20190315
- Main IPC: G11C29/38
- IPC: G11C29/38 ; H01L25/065 ; G11C29/12 ; G11C11/4076 ; G11C7/22 ; G11C11/4093 ; G11C29/56 ; G11C29/02 ; G11C29/50

Abstract:
An integrated circuit device includes a stack of integrated circuit memory dies having a plurality of through-substrate vias (TSVs) extending therethrough, and a buffer die electrically coupled to the plurality of TSVs. The buffer die includes a test interface circuit, which is configured to: (i) generate a plurality of internal test signals, which are synchronized with a second clock signal having a second frequency, from at least one control code, and from a plurality of external test signals, which are synchronized with a first clock signal having a first frequency less than the second frequency, and (ii) provide the plurality of internal test signals to at least one of the memory dies in said stack during a first test mode. The second frequency may be greater than three (3) times the first frequency.
Public/Granted literature
- US20200227130A1 SEMICONDUCTOR MEMORY DEVICES AND METHODS OF TESTING SEMICONDUCTOR MEMORY DEVICES Public/Granted day:2020-07-16
Information query