Invention Grant
- Patent Title: Semiconductor devices having electrostatic discharge layouts for reduced capacitance
-
Application No.: US15976674Application Date: 2018-05-10
-
Publication No.: US11158570B2Publication Date: 2021-10-26
- Inventor: Michael V. Ho , Eric J. Smith
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Perkins Coie LLP
- Main IPC: H01L23/522
- IPC: H01L23/522 ; H01L21/768 ; H01L27/02

Abstract:
Semiconductor devices having busing layouts configured to reduce on-die capacitance are disclosed herein. In one embodiment, a semiconductor device includes an electrostatic discharge device electrically connected in parallel with an integrated circuit and configured to divert high voltages generated during an electrostatic discharge event away from the integrated circuit. The semiconductor device further includes a signal bus and a power bus electrically connected to the electrostatic discharge device. The signal bus includes a plurality of first fingers grouped into first groups and the power bus includes a plurality of second fingers grouped into second groups. The first groups are positioned generally parallel to and interleaved between the second groups.
Information query
IPC分类: