Invention Grant
- Patent Title: Configurable built-in self-test for an all digital phase locked loop
-
Application No.: US17084525Application Date: 2020-10-29
-
Publication No.: US11218153B1Publication Date: 2022-01-04
- Inventor: Ulrich Moehlmann , Lars Henrik Heinbockel , Torsten Gerhardt , Christian Scherner
- Applicant: NXP B.V.
- Applicant Address: DE Eindhoven
- Assignee: NXP B.V.
- Current Assignee: NXP B.V.
- Current Assignee Address: DE Eindhoven
- Main IPC: H03L7/099
- IPC: H03L7/099 ; G01R31/3187 ; H03L7/093

Abstract:
A built-in self-test (BIST) block is provided that is incorporated into an all-digital phase locked loop (ADPLL) located on chip with the ADPLL. The BIST performs testing functions without need for support external to the chip. Test setup, test control, and test evaluation are performed entirely on chip. The BIST provides information regarding success or failure of the testing and can provide error information regarding test cases that do not pass successfully.
Information query