Invention Grant
- Patent Title: Chiplets 3D SoIC system integration and fabrication methods
-
Application No.: US17077618Application Date: 2020-10-22
-
Publication No.: US11462495B2Publication Date: 2022-10-04
- Inventor: Chen-Hua Yu , Kuo-Chung Yee
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsinchu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsinchu
- Agency: Slater Matsil, LLP
- Main IPC: H01L23/00
- IPC: H01L23/00 ; H01L23/48

Abstract:
A method includes forming integrated circuits on a front side of a first chip, performing a backside grinding on the first chip to reveal a plurality of through-vias in the first chip, and forming a first bridge structure on a backside of the first chip using a damascene process. The bridge structure has a first bond pad, a second bond pad, and a conductive trace electrically connecting the first bond pad to the second bond pad. The method further includes bonding a second chip and a third chip to the first chip through face-to-back bonding. A third bond pad of the second chip is bonded to the first bond pad of the first chip. A fourth bond pad of the third chip is bonded to the second bond pad of the first chip.
Public/Granted literature
- US20210366854A1 Chiplets 3D SoIC System Integration and Fabrication Methods Public/Granted day:2021-11-25
Information query
IPC分类: