Invention Grant
- Patent Title: Buffer circuit with data bit inversion
-
Application No.: US17575524Application Date: 2022-01-13
-
Publication No.: US11567695B2Publication Date: 2023-01-31
- Inventor: Scott C. Best
- Applicant: Rambus Inc.
- Applicant Address: US CA San Jose
- Assignee: Rambus Inc.
- Current Assignee: Rambus Inc.
- Current Assignee Address: US CA San Jose
- Agency: Lowenstein Sandler LLP
- Main IPC: G06F3/06
- IPC: G06F3/06 ; G11C7/10 ; G11C5/04

Abstract:
A buffer circuit includes a primary interface, a secondary interface, and an encoder/decoder circuit. The primary interface is configured to communicate on an n-bit channel, wherein n parallel bits on the n-bit channel are coded using data bit inversion (DBI). The secondary interface is configured to communicate with a plurality of integrated circuit devices on a plurality of m-bit channels, each m-bit channel transmitting m parallel bits without using DBI. And the encoder/decoder circuit is configured to translate data words between the n-bit channel of the primary interface and the plurality of m-bit channels of the secondary interface.
Public/Granted literature
- US20220206708A1 BUFFER CIRCUIT WITH DATA BIT INVERSION Public/Granted day:2022-06-30
Information query