Invention Grant
- Patent Title: Gate structure and methods thereof
-
Application No.: US17576727Application Date: 2022-01-14
-
Publication No.: US11799014B2Publication Date: 2023-10-24
- Inventor: Anhao Cheng , Fang-Ting Kuo
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsinchu
- Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee Address: TW Hsinchu
- Agency: HAYNES AND BOONE, LLP
- The original application number of the division: US16587003 2019.09.29
- Main IPC: H01L29/80
- IPC: H01L29/80 ; H01L31/112 ; H01L29/66 ; H01L21/8234 ; H01L21/8238 ; H01L27/092 ; H01L49/02 ; H03K19/0185

Abstract:
A method and structure providing a high-voltage transistor (HVT) including a gate dielectric, where at least part of the gate dielectric is provided within a trench disposed within a substrate. In some aspects, a gate oxide thickness may be controlled by way of a trench depth. By providing the HVT with a gate dielectric formed within a trench, embodiments of the present disclosure provide for the top gate stack surface of the HVT and the top gate stack surface of a low-voltage transistor (LVT), formed on the same substrate, to be substantially co-planar with each other, while providing a thick gate oxide for the HVTs. Further, because the top gate stack surface of HVT and the top gate stack surface of the LVT are substantially co-planar with each other, over polishing of the HVT gate stack can be avoided.
Public/Granted literature
- US20220140109A1 GATE STRUCTURE AND METHODS THEREOF Public/Granted day:2022-05-05
Information query
IPC分类: