Invention Grant
- Patent Title: Device testing architecture, method, and system
-
Application No.: US18123406Application Date: 2023-03-20
-
Publication No.: US11846673B2Publication Date: 2023-12-19
- Inventor: Lee D. Whetsel
- Applicant: TEXAS INSTRUMENTS INCORPORATED
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Carl G. Peterson; Frank D. Cimino
- The original application number of the division: US17406320 2021.08.19
- Main IPC: G01R31/3177
- IPC: G01R31/3177 ; G01R31/3185

Abstract:
A device test architecture and interface is provided to enable efficient testing embedded cores within devices. The test architecture interfaces to standard IEEE 1500 core test wrappers and provides high test data bandwidth to the wrappers from an external tester. The test architecture includes compare circuits that allow for comparison of test response data to be performed within the device. The test architecture further includes a memory for storing the results of the test response comparisons. The test architecture includes a programmable test controller to allow for various test control operations by simply inputting an instruction to the programmable test controller from the external tester. The test architecture includes a selector circuit for selecting a core for testing. Additional features and embodiments of the device test architectures are also disclosed.
Public/Granted literature
- US20230228814A1 DEVICE TESTING ARCHITECTURE, METHOD, AND SYSTEM Public/Granted day:2023-07-20
Information query