Invention Grant
- Patent Title: Transistor isolation structures
-
Application No.: US17333276Application Date: 2021-05-28
-
Publication No.: US11901415B2Publication Date: 2024-02-13
- Inventor: Chia-Ta Yu , Yen-Chieh Huang , Yi-Hsien Tu , I-Hsieh Wong
- Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Applicant Address: TW Hsinchu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsinchu
- Agency: Sterne, Kessler, Goldstein & Fox P.L.L.C.
- Main IPC: H01L29/10
- IPC: H01L29/10 ; H01L29/66 ; H01L29/167 ; H01L21/761 ; H01L27/092 ; H01L21/8234 ; H01L21/8238 ; H01L27/088 ; H01L21/02 ; H01L29/423 ; H01L29/06 ; H01L29/786

Abstract:
The present disclosure is directed to methods for the fabrication of buried layers in gate-all-around (GAA) transistor structures to suppress junction leakage. In some embodiments, the method includes forming a doped epitaxial layer on a substrate, forming a stack of alternating first and second nano-sheet layers on the epitaxial layer, and patterning the stack and the epitaxial layer to form a fin structure. The method includes forming a sacrificial gate structure on the fin structure, removing portions of the fin structure not covered by the sacrificial gate structure, and etching portions of the first nano-sheet layers. Additionally, the method includes forming spacer structures on the etched portions of the first nano-sheet layers and forming source/drain (S/D) epitaxial structures on the epitaxial layer abutting the second nano-sheet layers. The method further includes removing the sacrificial gate structure, removing the first nano-sheet layers, and forming a gate structure around the second nano-sheet layers.
Public/Granted literature
- US20220384576A1 TRANSISTOR ISOLATION STRUCTURES Public/Granted day:2022-12-01
Information query
IPC分类: