Invention Grant
- Patent Title: Surface finishes with low RBTV for fine and mixed bump pitch architectures
-
Application No.: US17952080Application Date: 2022-09-23
-
Publication No.: US11935857B2Publication Date: 2024-03-19
- Inventor: Kristof Darmawaikarta , Robert May , Sashi Kandanur , Sri Ranga Sai Boyapati , Srinivas Pietambaram , Steve Cho , Jung Kyu Han , Thomas Heaton , Ali Lehaf , Ravindranadh Eluri , Hiroki Tanaka , Aleksandar Aleksov , Dilan Seneviratne
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Schwabe, Williamson & Wyatt, P.C.
- The original application number of the division: US16177022 2018.10.31
- Main IPC: H01L21/00
- IPC: H01L21/00 ; H01L21/768 ; H01L23/00 ; H01L23/522

Abstract:
Embodiments described herein include electronic packages and methods of forming such packages. An electronic package includes a package substrate, first conductive pads formed over the package substrate, where the first conductive pads have a first surface area, and second conductive pads over the package substrate, where the second conductive pads have a second surface area greater than the first surface area. The electronic package also includes a solder resist layer over the first and second conductive pads, and a plurality of solder resist openings that expose one of the first or second conductive pads. The solder resist openings of the electronic package may include conductive material that is substantially coplanar with a top surface of the solder resist layer. The electronic package further includes solder bumps over the conductive material in the solder resist openings, where the solder bumps have a low bump thickness variation (BTV).
Public/Granted literature
- US20230015619A1 SURFACE FINISHES WITH LOW RBTV FOR FINE AND MIXED BUMP PITCH ARCHITECTURES Public/Granted day:2023-01-19
Information query
IPC分类: