Invention Grant
- Patent Title: Semiconductor device having word line separation layer
-
Application No.: US17934959Application Date: 2022-09-23
-
Publication No.: US12010849B2Publication Date: 2024-06-11
- Inventor: Jiye Noh , Jinsoo Lim , Daehyun Jang , Jisung Cheon , Sangjun Hong
- Applicant: SAMSUNG ELECTRONICS CO., LTD.
- Applicant Address: KR Suwon-si
- Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee Address: KR Suwon-si
- Agency: F. Chau & Associates, LLC
- Priority: KR 20190173236 2019.12.23
- Main IPC: H10B43/27
- IPC: H10B43/27 ; H01L21/762 ; H01L23/48 ; H01L23/528 ; H10B41/10 ; H10B41/35 ; H10B41/41 ; H10B41/49 ; H10B43/10 ; H10B43/40

Abstract:
A semiconductor device includes a peripheral circuit structure; a lower stack disposed on the peripheral circuit structure and an upper stack disposed in the lower stack including a plurality of lower insulating layers and a plurality of lower word lines alternately stacked with the lower insulating layers; a plurality of channel structures extending through the lower stack and the upper stack in the cell array area; a pair of separation insulating layers extending vertically through the lower stack and the upper stack and extending in a horizontal direction, the pair of separation insulating layers being spaced apart from each other in a vertical direction; and a word line separation layer disposed at an upper portion of the lower stack and crossing the pair of separation insulating layers when viewed in a plan view, the word line separation layer extending vertically through at least one of the lower word lines.
Public/Granted literature
- US20230032392A1 SEMICONDUCTOR DEVICE HAVING WORD LINE SEPARATION LAYER Public/Granted day:2023-02-02
Information query