Invention Grant
- Patent Title: Systems and techniques for timing mismatch reduction
-
Application No.: US17895826Application Date: 2022-08-25
-
Publication No.: US12021531B2Publication Date: 2024-06-25
- Inventor: Yoshihito Morishita
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Fletcher Yoder, P.C.
- Main IPC: H03K3/0232
- IPC: H03K3/0232 ; G01R31/317 ; H03K3/014 ; H03K3/03

Abstract:
Systems and techniques to offset conditions affecting propagation delay of a clock signal in a memory device. These include a device that includes a clock adjustment circuit, comprising a differential amplifier, an inverter coupled to a first output of the differential amplifier, and a swing oscillator driver coupled to a second output of the inverter and an input of the differential amplifier. The swing oscillator driver includes a series of transistors, a signal path coupled to at least a first transistor of the series of transistors, wherein the signal path when in operation transmits a signal having a first voltage, and a strength control circuit coupled to the signal path, wherein the strength control circuit when in operation adjusts the first voltage of the signal to a second voltage.
Public/Granted literature
- US20240072774A1 SYSTEMS AND TECHNIQUES FOR TIMING MISMATCH REDUCTION Public/Granted day:2024-02-29
Information query
IPC分类: