Invention Grant
- Patent Title: Low power system on chip
-
Application No.: US17847636Application Date: 2022-06-23
-
Publication No.: US12147263B2Publication Date: 2024-11-19
- Inventor: Kyuseung Han , Tae Wook Kang , Sung Eun Kim , Hyuk Kim , Hyung-Il Park , Kwang Il Oh , Jae-Jin Lee
- Applicant: Electronics and Telecommunications Research Institute
- Applicant Address: KR Daejeon
- Assignee: Electronics and Telecommunications Research Institute
- Current Assignee: Electronics and Telecommunications Research Institute
- Current Assignee Address: KR Daejeon
- Agency: KILE PARK REED & HOUTTEMAN PLLC
- Priority: KR10-2021-0082973 20210625
- Main IPC: G06F1/00
- IPC: G06F1/00 ; G06F1/10 ; G06F15/78

Abstract:
A low power system on chip for supporting partial clock gating is provided. The system on chip includes a network on chip including a first CG-network interface module, a second CG-network interface module, and a clock gating control module, a first IP block that communicates through the first CG-network interface module, and a second IP block that communicates through the second CG-network interface module. The clock gating control module receives a clock gating request from the first IP block, outputs a communication control signal to the second CG-network interface module in response to the received clock gating request, and performs a clock gating operation for a clock signal in response to the received clock gating request to selectively deliver the clock signal to the second IP block.
Public/Granted literature
- US20220413544A1 LOW POWER SYSTEM ON CHIP Public/Granted day:2022-12-29
Information query