Invention Application
US20030183869A1 Manufacturing process of an interpoly dielectric structure for non-volatile semiconductor integrated memories 失效
用于非易失性半导体集成存储器的互聚电介质结构的制造工艺

  • Patent Title: Manufacturing process of an interpoly dielectric structure for non-volatile semiconductor integrated memories
  • Patent Title (中): 用于非易失性半导体集成存储器的互聚电介质结构的制造工艺
  • Application No.: US10356351
    Application Date: 2003-01-30
  • Publication No.: US20030183869A1
    Publication Date: 2003-10-02
  • Inventor: Barbara CrivelliMauro Alessandri
  • Applicant: STMicroelectronics S.r.I.
  • Applicant Address: IT Agrate Brianza (MI)
  • Assignee: STMicroelectronics S.r.I.
  • Current Assignee: STMicroelectronics S.r.I.
  • Current Assignee Address: IT Agrate Brianza (MI)
  • Priority: EP02425044.1 20020131
  • Main IPC: H01L029/76
  • IPC: H01L029/76
Manufacturing process of an interpoly dielectric structure for non-volatile semiconductor integrated memories
Abstract:
A process manufactures an interpoly dielectric layer for non-volatile memory cells of a semiconductor device with an interpoly dielectric layer. The process begins with forming the tunnel oxide, and hence the amorphous or polycrystalline silicon layer, using conventional techniques. After the amorphous or polycrystalline silicon layer is surface cleansed and passivated, the surface of the polycrystalline layer is nitrided directly by using radical nitrogen. This is followed by the formation of the interpoly dielectric, either as an ONO layer or a single silicon layer, by means of the CVD technique. Masking to define the floating gate may be performed immediately before or after the direct nitridation step is carried out. The equivalent electrical thickness of the interpoly dielectric, obtained by combining the nitride oxide layer and by the following dielectric, does not exceed 130 Angstroms in either the ONO layer or the single silicon layer embodiment.
Information query
Patent Agency Ranking
0/0