发明申请
- 专利标题: SRAM bus architecture and interconnect to an FPGA
- 专利标题(中): SRAM总线架构和互连到FPGA
-
申请号: US10802577申请日: 2004-03-16
-
公开(公告)号: US20040199689A1公开(公告)日: 2004-10-07
- 发明人: William C. Plants
- 申请人: Actel Corporation, a California Corporation
- 申请人地址: null
- 专利权人: Actel Corporation, a California Corporation
- 当前专利权人: Actel Corporation, a California Corporation
- 当前专利权人地址: null
- 主分类号: G06F013/00
- IPC分类号: G06F013/00
摘要:
An SRAM bus architecture includes pass-through interconnect conductors. Each of the pass-through interconnect conductors is connected to routing channels of the general interconnect architecture of the FPGA through an element which includes a pass transistor connected in parallel with s tri-state buffer. The pass transistors and tri-state buffers are controlled by configuration SRAM bits. Some of the pass-through interconnect conductors are connected by programmable elements to the address, data and control signal lines of the SRAM blocks, while other pass through the SRAM blocks with out being further connected to the SRAM bussing architecture.
公开/授权文献
- US07054967B2 SRAM bus architecture and interconnect to an FPGA 公开/授权日:2006-05-30
信息查询