Invention Application
- Patent Title: Semiconductor package with increased number of input and output pins
-
Application No.: US11063299Application Date: 2005-02-22
-
Publication No.: US20050139969A1Publication Date: 2005-06-30
- Inventor: Choon Lee , Donald Foster , Jeoung Choi , Wan Kim , Kyong Youn , Sang Lee , Sun Lee
- Applicant: Choon Lee , Donald Foster , Jeoung Choi , Wan Kim , Kyong Youn , Sang Lee , Sun Lee
- Main IPC: H01L23/31
- IPC: H01L23/31 ; H01L23/495

Abstract:
In accordance with the present invention, there is provided a semiconductor package which includes a generally planar die paddle defining multiple peripheral edge segments and including at least two slots formed therein and extending along respective ones of a pair of the peripheral edge segments thereof. The semiconductor package further comprises a plurality of first leads which are segregated into at least two sets disposed within respective ones of the slots included in the die paddle. In addition to the first leads, the semiconductor package includes a plurality of second leads which are also segregated into at least two sets extending along respective ones of at least two peripheral edge segments of the die paddle in spaced relation thereto. Electrically connected to the top surface of the die paddle is at least one semiconductor die which is electrically connected to at least some of each of the first and second leads. At least portions of the die paddle, the first and second leads, and the semiconductor die are encapsulated by a package body, the bottom surfaces of the die paddle and the first leads being exposed in a common exterior surface of the package body.
Public/Granted literature
- US06995459B2 Semiconductor package with increased number of input and output pins Public/Granted day:2006-02-07
Information query
IPC分类: