发明申请
US20050177644A1 Structure and method for scheduler pipeline design for hierarchical link sharing
失效
用于分层链路共享的调度器流水线设计的结构和方法
- 专利标题: Structure and method for scheduler pipeline design for hierarchical link sharing
- 专利标题(中): 用于分层链路共享的调度器流水线设计的结构和方法
-
申请号: US10772737申请日: 2004-02-05
-
公开(公告)号: US20050177644A1公开(公告)日: 2005-08-11
- 发明人: Claude Basso , Jean Calvignac , Chih-jen Chang , Gordon Davis , Fabrice Verplanken
- 申请人: Claude Basso , Jean Calvignac , Chih-jen Chang , Gordon Davis , Fabrice Verplanken
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 主分类号: G06F15/16
- IPC分类号: G06F15/16 ; H04L12/56
摘要:
A pipeline configuration is described for use in network traffic management for the hardware scheduling of events arranged in a hierarchical linkage. The configuration reduces costs by minimizing the use of external SRAM memory devices. This results in some external memory devices being shared by different types of control blocks, such as flow queue control blocks, frame control blocks and hierarchy control blocks. Both SRAM and DRAM memory devices are used, depending on the content of the control block (Read-Modify-Write or ‘read’ only) at enqueue and dequeue, or Read-Modify-Write solely at dequeue. The scheduler utilizes time-based calendars and weighted fair queueing calendars in the egress calendar design. Control blocks that are accessed infrequently are stored in DRAM memory while those accessed frequently are stored in SRAM.
公开/授权文献
信息查询