发明申请
- 专利标题: Low-speed DLL employing a digital phase interpolator based upon a high-speed clock
-
申请号: US11474681申请日: 2006-06-26
-
公开(公告)号: US20060288250A1公开(公告)日: 2006-12-21
- 发明人: Daniel Schoch
- 申请人: Daniel Schoch
- 申请人地址: US CA Irvine
- 专利权人: Broadcom Corporation, a California Corporation
- 当前专利权人: Broadcom Corporation, a California Corporation
- 当前专利权人地址: US CA Irvine
- 主分类号: G06F1/04
- IPC分类号: G06F1/04
摘要:
A low-speed DLL facilitates a deskewed interface between a high-speed RX data demultiplexer circuit directly to an Application Specific Integrated Circuit (ASIC) with which it is integrated by locking a 156 MHz ASIC clock to a 156 MHz reference derived from a high speed 2.5 GHz clock. The DLL employs a digital interpolator to generate 32 phases of the 156 MHz clock. The digital interpolator supplies the phases using a double clocked shift register with recirculating feedback. The shift register is double clocked using the 2.5 GHz clock. The register outputs are tapped and fed to a 32:1 multiplexer having a phase select input that is controlled by the phase difference signal generated by the DLL. The phase difference control signal is converted to a digital representation of its magnitude by which the requisite number of phase shift increments may be selected. The phase chosen is that which eliminates any difference in the phases of the 156 MHz clock that clocks the data transmitted to the ASIC domain and the clock that is used in the ASIC domain to latch the data. Thus, the interpolator takes advantage of the availability of the high-speed clock to generate a sufficient number of phases for a low speed DLL.
公开/授权文献
信息查询