Invention Application
US20070029603A1 METHOD OF FABRICATING CELL OF NONVOLATILE MEMORY DEVICE WITH FLOATING GATE
有权
具有浮动门的非易失性存储器件的制造方法
- Patent Title: METHOD OF FABRICATING CELL OF NONVOLATILE MEMORY DEVICE WITH FLOATING GATE
- Patent Title (中): 具有浮动门的非易失性存储器件的制造方法
-
Application No.: US11530827Application Date: 2006-09-11
-
Publication No.: US20070029603A1Publication Date: 2007-02-08
- Inventor: Chang-Hyun LEE , Kyu-Charn PARK , Jeong-Hyuk CHOI , Sung-Hoi HUR
- Applicant: Chang-Hyun LEE , Kyu-Charn PARK , Jeong-Hyuk CHOI , Sung-Hoi HUR
- Applicant Address: KR Gyeonggi-do
- Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee Address: KR Gyeonggi-do
- Priority: KR2002-7297 20020208
- Main IPC: H01L29/788
- IPC: H01L29/788 ; H01L29/792

Abstract:
This disclosure provides cells of nonvolatile memory devices with floating gates and methods for fabricating the same. The cell of the nonvolatile memory device includes device isolation layers in parallel with each other on a predetermined region of a semiconductor substrate that define a plurality of active regions. Each device isolation layer has sidewalls that project over the semiconductor substrate. A plurality of word lines crosses over the device isolation layers. A tunnel oxide layer, a floating gate, a gate interlayer dielectric layer, and a control gate electrode are sequentially stacked between each active region and each word line. The floating gate and the control gate electrode have sidewalls that are self-aligned to the adjacent device isolation layers. The method for forming the self-aligned floating gate and the control gate electrode includes forming trenches in a semiconductor substrate to define a plurality of active regions and concurrently forming an oxide layer pattern, a floating gate pattern, a dielectric layer pattern and a control gate pattern that are sequentially stacked. A conductive layer is then formed on the device isolation layers and the control gate pattern. Thereafter, the conductive layer, the control gate pattern, the dielectric layer pattern, the floating gate pattern, and the oxide layer pattern are successively patterned.
Public/Granted literature
- US07449763B2 Method of fabricating cell of nonvolatile memory device with floating gate Public/Granted day:2008-11-11
Information query
IPC分类: