发明申请
US20070058466A1 Internally asymmetric methods and circuits for evaluating static memory cell dynamic stability
失效
用于评估静态存储单元动态稳定性的内部非对称方法和电路
- 专利标题: Internally asymmetric methods and circuits for evaluating static memory cell dynamic stability
- 专利标题(中): 用于评估静态存储单元动态稳定性的内部非对称方法和电路
-
申请号: US11225652申请日: 2005-09-13
-
公开(公告)号: US20070058466A1公开(公告)日: 2007-03-15
- 发明人: Rajiv Joshi , Qiuyi Ye , Anirudh Devgan
- 申请人: Rajiv Joshi , Qiuyi Ye , Anirudh Devgan
- 主分类号: G11C29/00
- IPC分类号: G11C29/00
摘要:
Internally asymmetric methods and circuits for evaluating static memory cell dynamic stability provide a mechanism for raising the performance of memory arrays beyond present levels/yields. By altering the internal symmetry of a static random access memory (SRAM) memory cell, operating the cell and observing changes in performance caused by the asymmetric operation, the dynamic stability of the SRAM cell can be studied over designs and operating environments. The asymmetry can be introduced by splitting one or both power supply rail inputs to the cell and providing differing power supply voltages or currents to each cross-coupled stage. Alternatively or in combination, the loading at the outputs of the cell can altered in order to affect the performance of the cell. A memory array with at least one test cell can be fabricated in a production or test wafer and internal nodes of the memory cell can be probed to provide further information.
公开/授权文献
信息查询