发明申请
US20070063221A1 Method and structure using a pure silicon dioxide hardmask for gate patterning for strained silicon MOS transistors 有权
使用用于应变硅MOS晶体管的栅极图案化的纯二氧化硅硬掩模的方法和结构

Method and structure using a pure silicon dioxide hardmask for gate patterning for strained silicon MOS transistors
摘要:
A partially completed semiconductor integrated circuit device. The device has a semiconductor substrate and a dielectric layer overlying the semiconductor substrate. The device has a gate structure including edges and a substantially pure silicon dioxide mask structure overlying the gate structure. A thickness ranging from about 400 to about 600 Angstroms of the substantially pure silicon dioxide mask structure is included. The device has a dielectric layer forming sidewall spacers on the edges of the gate structure to protect the gate structure including the edges and an exposed portion of the pure silicon dioxide mask structure overlying the gate structure. The device has an epitaxially grown fill material (e.g., silicon/germanium, silicon carbide) in an etched source region and an etched drain region. Preferably, the etched source region and the etched drain region are coupled to the gate structure. The device has a strained channel region between the filled source region and the filled drain region from at least the fill material formed in the etched source region and the etched drain region.
信息查询
0/0