发明申请
- 专利标题: Design stage mitigation of interconnect variability
- 专利标题(中): 设计阶段缓解互连变异性
-
申请号: US11370538申请日: 2006-03-08
-
公开(公告)号: US20070214446A1公开(公告)日: 2007-09-13
- 发明人: Mark Lavin , Ruchir Puri , Louise Trevillyan , Hua Xiang
- 申请人: Mark Lavin , Ruchir Puri , Louise Trevillyan , Hua Xiang
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 主分类号: G06F17/50
- IPC分类号: G06F17/50
摘要:
The present invention provides a method, system and program product for mitigating effects of interconnect variability during a design stage of a chip. Under the technique of the present invention, a global and detailed routing of interconnects of the chip are determined. Thereafter, a dummy fill estimation and a grid based metal density estimation are performed. Then, based on a CMP model, a variable map of metal thicknesses is obtained. Based on the variable map, wiring nets of the chip that are sensitive to metal variability (e.g., that fail to meet timing closure due to metal thickness loss/gain in the CMP process) are identified. These wiring nets are then re-routed for optimization of the chip.
公开/授权文献
- US07448014B2 Design stage mitigation of interconnect variability 公开/授权日:2008-11-04
信息查询