Invention Application
- Patent Title: Multi-Thread Parallel Segment Scan Simulation of Chip Element Performance
- Patent Title (中): 多线并行段扫描模拟芯片元件性能
-
Application No.: US11754941Application Date: 2007-05-29
-
Publication No.: US20070255997A1Publication Date: 2007-11-01
- Inventor: Wei-Yi Xiao , Dean Bair , Thomas Ruane , William Lewis
- Applicant: Wei-Yi Xiao , Dean Bair , Thomas Ruane , William Lewis
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Main IPC: H03M13/00
- IPC: H03M13/00

Abstract:
A microprocessor simulation method, system, and program product built upon the underlying hardware design of the microprocessor. The method, system, and program product stops normal functions of a simulation testcase, starts the scan clocks, records a first “snap shot” of the scan ring data at this initial time. The hardware logic then rotates (shifts) the scan ring using the current scan data, and when the scan clock stops (where the stop of the scan clock is controlled based on the number of latches on the scan ring), another “snap shot” of scan ring data is taken. The “snap shots” are compared and if both of the “snap shots” are identical the functional scan is successful. But if the functional scan verification fails to rotate the scan chain correctly, that is, if some of the latches do not match in the two “snap shots,” it becomes necessary to locate the broken spot within the large number of scan latches.
Public/Granted literature
- US07559002B2 Multi-thread parallel segment scan simulation of chip element performance Public/Granted day:2009-07-07
Information query
IPC分类: