发明申请
US20080019524A1 APPARATUS AND METHOD FOR LOW POWER AES CRYPTOGRAPHIC CIRCUIT FOR EMBEDDED SYSTEM 审中-公开
用于嵌入式系统的低功率AES压电电路的装置和方法

  • 专利标题: APPARATUS AND METHOD FOR LOW POWER AES CRYPTOGRAPHIC CIRCUIT FOR EMBEDDED SYSTEM
  • 专利标题(中): 用于嵌入式系统的低功率AES压电电路的装置和方法
  • 申请号: US11758842
    申请日: 2007-06-06
  • 公开(公告)号: US20080019524A1
    公开(公告)日: 2008-01-24
  • 发明人: Moo KIMSung JUNYoung KIMYoung PARKJi PARKJong JANG
  • 申请人: Moo KIMSung JUNYoung KIMYoung PARKJi PARKJong JANG
  • 优先权: KR10-2006-0059845 20060629; KR10-2006-0096422 20060929
  • 主分类号: H04L9/28
  • IPC分类号: H04L9/28
APPARATUS AND METHOD FOR LOW POWER AES CRYPTOGRAPHIC CIRCUIT FOR EMBEDDED SYSTEM
摘要:
Provided are an apparatus and a method for a low power AES cryptographic circuit for an embedded system. The apparatus and method allows each round operation to be performed in an order of an add round operation, a sub byte operation, a shift row operation, and a mix column operation in order to realize a small circuit area by making maximum reuse of designed element modules. When data is input, on the first place, operations are repeated in the above order from a first round to a round right before a last round. During a last round, only an add round key operation and a sub byte operation, and a shift row operation are performed, and then an add round key operation using a secret key is performed. At this point, each operation is performed on data by a 8-bit unit.
信息查询
0/0