发明申请
- 专利标题: APPARATUS AND METHODS FOR OPTIMIZING THE PERFORMANCE OF PROGRAMMABLE LOGIC DEVICES
- 专利标题(中): 优化可编程逻辑器件性能的装置和方法
-
申请号: US12165664申请日: 2008-07-01
-
公开(公告)号: US20080263490A1公开(公告)日: 2008-10-23
- 发明人: David Lewis , Vaughn Betz , Paul Leventis , Christopher Lane , Andy Lee , Jeffrey Watt , Timothy Vanderhoek
- 申请人: David Lewis , Vaughn Betz , Paul Leventis , Christopher Lane , Andy Lee , Jeffrey Watt , Timothy Vanderhoek
- 专利权人: Altera Corporation
- 当前专利权人: Altera Corporation
- 主分类号: G06F17/50
- IPC分类号: G06F17/50
摘要:
A programmable logic device (PLD) includes first and second circuits. The first and second circuits are part of a user's design to be implemented using the PLD's resources. The first circuit is powered by a first supply voltage. The second circuit is powered by a second supply voltage. At least one of the first and second supply voltages is determined by a PLD computer-aided design (CAD) flow used to implement the user's design in the PLD.
公开/授权文献
信息查询