发明申请
- 专利标题: System for Data Processing Using a Multi-Tiered Full-Graph Interconnect Architecture
- 专利标题(中): 使用多层全图互连架构进行数据处理的系统
-
申请号: US11845206申请日: 2007-08-27
-
公开(公告)号: US20090063811A1公开(公告)日: 2009-03-05
- 发明人: Lakshminarayana B. Arimilli , Ravi K. Arimilli , Ramakrishnan Rajamony , Edward J. Seminaro , William E. Speight
- 申请人: Lakshminarayana B. Arimilli , Ravi K. Arimilli , Ramakrishnan Rajamony , Edward J. Seminaro , William E. Speight
- 主分类号: G06F15/80
- IPC分类号: G06F15/80
摘要:
A system is provided for implementing a multi-tiered full-graph interconnect architecture. In order to implement a multi-tiered full-graph interconnect architecture, a plurality of processors are coupled to one another to create a plurality of processor books. The plurality of processor books are coupled together to create a plurality of supernodes. Then, the plurality of supernodes are coupled together to create the multi-tiered full-graph interconnect architecture. Data is then transmitted from one processor to another within the multi-tiered full-graph interconnect architecture based on an addressing scheme that specifies at least a supernode and a processor book associated with a target processor to which the data is to be transmitted.
公开/授权文献
信息查询