发明申请
- 专利标题: DESIGN STRUCTURE OF AN INTEGRATION CIRCUIT AND TEST METHOD OF THE INTEGRATED CIRCUIT
- 专利标题(中): 集成电路的设计结构和集成电路的测试方法
-
申请号: US11942977申请日: 2007-11-20
-
公开(公告)号: US20090132973A1公开(公告)日: 2009-05-21
- 发明人: Toshihiko Yokota
- 申请人: Toshihiko Yokota
- 申请人地址: US NY Armonk
- 专利权人: INTERNATIONAL BUSINESS MACHINES CORPORATION
- 当前专利权人: INTERNATIONAL BUSINESS MACHINES CORPORATION
- 当前专利权人地址: US NY Armonk
- 主分类号: G06F17/50
- IPC分类号: G06F17/50
摘要:
A design structure for an integrated circuit which includes: a first flip-flop which is capable of flushing and which operates by using a first clock signal CLK 1; a second flip-flop DFF 2 which operates by using a second clock signal CLK 2, and which is connected to the first flip flop; and a third flip-flop DFF 3 which operates by using the second clock signal CLK 2, and which is connected to the first flip-flop. A test on a path between the first and second flip-flops is carried out in a manner that test data is released and captured on receipt of the clock signal CLK 2 between the second flip-flop DFF 2 and the third flip-flop DFF 3 via the first flip-flop DFF 1, and that the test data is flushed by the first flip-flop DFF 1.
公开/授权文献
信息查询