发明申请
US20090180328A1 Method for Accessing in Reading, Writing and Programming to a NAND Non-Volatile Memory Electronic Device Monolithically Integrated on Semiconductor 有权
用于在NAND非易失性存储器电子器件中进行读写写入和编程的方法,其集成在半导体上

  • 专利标题: Method for Accessing in Reading, Writing and Programming to a NAND Non-Volatile Memory Electronic Device Monolithically Integrated on Semiconductor
  • 专利标题(中): 用于在NAND非易失性存储器电子器件中进行读写写入和编程的方法,其集成在半导体上
  • 申请号: US12409740
    申请日: 2009-03-24
  • 公开(公告)号: US20090180328A1
    公开(公告)日: 2009-07-16
  • 发明人: Luigi PascucciPaolo Rolandi
  • 申请人: Luigi PascucciPaolo Rolandi
  • 申请人地址: IT Agrate Brianza
  • 专利权人: STMicroelectronics S.r.l.
  • 当前专利权人: STMicroelectronics S.r.l.
  • 当前专利权人地址: IT Agrate Brianza
  • 优先权: EP05425814.0 20051118
  • 主分类号: G11C16/06
  • IPC分类号: G11C16/06
Method for Accessing in Reading, Writing and Programming to a NAND Non-Volatile Memory Electronic Device Monolithically Integrated on Semiconductor
摘要:
A method for accessing, in reading, programming, and erasing a semiconductor-integrated non-volatile memory device of the Flash EEPROM type with a NAND architecture having at least one memory matrix organized in rows or word lines and columns or bit lines, and wherein, for the memory, a plurality of additional address pins are provided. The method provides both an access protocol of the asynchronous type and a protocol of the extended type allowing to address, directly and in parallel, a memory extended portion by loading an address register associated with the additional pins in two successive clock pulses. A third multi-sequential access mode and a parallel additional bus referring to the additional address pins are also provided to allow a double addressing mode, sequential and in parallel.
信息查询
0/0