发明申请
US20090230453A1 NON-VOLATILE SEMICONDUCTOR MEMORY AND METHOD OF MAKING SAME, AND SEMICONDUCTOR DEVICE AND METHOD OF MAKING DEVICE
有权
非挥发性半导体存储器及其制造方法以及半导体器件及其制造方法
- 专利标题: NON-VOLATILE SEMICONDUCTOR MEMORY AND METHOD OF MAKING SAME, AND SEMICONDUCTOR DEVICE AND METHOD OF MAKING DEVICE
- 专利标题(中): 非挥发性半导体存储器及其制造方法以及半导体器件及其制造方法
-
申请号: US11862928申请日: 2007-09-27
-
公开(公告)号: US20090230453A1公开(公告)日: 2009-09-17
- 发明人: Tetsuo ADACHI , Masataka Kato , Toshiaki Nishimoto , Nozomu Matsuzaki , Takashi Kobayashi , Yoshimi Sudou , Toshiyuki Mine
- 申请人: Tetsuo ADACHI , Masataka Kato , Toshiaki Nishimoto , Nozomu Matsuzaki , Takashi Kobayashi , Yoshimi Sudou , Toshiyuki Mine
- 优先权: JP9-77175 19970328; JP9-182102 19970708
- 主分类号: H01L29/788
- IPC分类号: H01L29/788
摘要:
A semiconductor device, which ensures device reliability especially in fine regions and enables great capacitance and high-speed operations, has memory cells including, in a first region of a main surface of a semiconductor substrate, a gate insulating film, a floating gate electrode, an interlayer insulating film, a control gate electrode, and source and drain regions of the second conduction type arranged in a matrix, with a shallow isolation structure for isolating the memory cells. When using a shallow structure buried with an insulating film for element isolation, the isolation withstand voltage in fine regions can be prevented from lowering and the variation in threshold level of selective transistors can be reduced. When the memory cells in a memory mat are divided by means of selective transistors, the disturb resistance of the memory cells can be improved.
公开/授权文献
信息查询
IPC分类: