发明申请
- 专利标题: GATE DIELECTRIC FIRST REPLACEMENT GATE PROCESSES AND INTEGRATED CIRCUITS THEREFROM
- 专利标题(中): 门式电介质第一次更换门电路及集成电路
-
申请号: US12347197申请日: 2008-12-31
-
公开(公告)号: US20100164006A1公开(公告)日: 2010-07-01
- 发明人: BRIAN K. KIRKPATRICK , Freidoon Mehrad , Shaofeng Yu
- 申请人: BRIAN K. KIRKPATRICK , Freidoon Mehrad , Shaofeng Yu
- 申请人地址: US TX DALLAS
- 专利权人: TEXAS INSTRUMENTS INC
- 当前专利权人: TEXAS INSTRUMENTS INC
- 当前专利权人地址: US TX DALLAS
- 主分类号: H01L27/088
- IPC分类号: H01L27/088 ; H01L21/8238
摘要:
A method for fabricating a CMOS integrated circuit (IC) and ICs therefrom includes the steps of providing a substrate having a semiconductor surface, wherein the semiconductor surface has PMOS regions for PMOS devices and NMOS regions for NMOS devices. A gate dielectric layer is formed on the PMOS regions and NMOS regions. An original gate electrode layer is formed on the gate dielectric layer. A gate masking layer is applied on the gate electrode layer. Etching is used to pattern the original gate electrode layer to simultaneously form original gate electrodes for the PMOS devices and NMOS devices. Source and drain regions are formed for the PMOS devices and NMOS devices. The original gate electrodes are removed for at least one of the PMOS devices and NMOS devices to form trenches using an etch process, such as a hydroxide-based solution, wherein at least a portion and generally substantially all of the gate dielectric layer is preserved. A metal comprising replacement gates is formed in the trenches, and fabrication of the IC is completed.
公开/授权文献
信息查询
IPC分类: