发明申请
- 专利标题: CRYPTOGRAPHIC PROCESSING APPARATUS AND CRYPTOGRAPHIC PROCESSING METHOD
- 专利标题(中): 图形处理装置和图形处理方法
-
申请号: US12612290申请日: 2009-11-04
-
公开(公告)号: US20100183143A1公开(公告)日: 2010-07-22
- 发明人: Dai YAMAMOTO , Kouichi Itoh
- 申请人: Dai YAMAMOTO , Kouichi Itoh
- 申请人地址: JP Kawasaki
- 专利权人: FUJITSU LIMITED
- 当前专利权人: FUJITSU LIMITED
- 当前专利权人地址: JP Kawasaki
- 优先权: JP2009-7249 20090116
- 主分类号: H04L9/28
- IPC分类号: H04L9/28
摘要:
A cryptographic processing apparatus for performing arithmetic operation on an FL function and an FL−1 function in a cryptographic process includes a first arithmetic gate is configured to receive a first input bit string and a first extended key bit string, a first XOR gate configured to receive an output of the first arithmetic gate and a second input bit string, a second arithmetic gate configured to receive an output of the first XOR gate and a second extended key bit string, a second XOR gate configured to receive an output of the second arithmetic gate and the first input bit string, a third arithmetic gate configured to receive an output of the second XOR gate and the first extended key bit string, and a third XOR gate configured to receive an output of the third arithmetic gate and an output of the first XOR gate.
公开/授权文献
信息查询