Invention Application
US20100261346A1 CIRCUIT MANUFACTURING AND DESIGN TECHNIQUES FOR REFERENCE PLANE VOIDS WITH STRIP SEGMENT
失效
具有条带划分的参考平面电路的电路制造和设计技术
- Patent Title: CIRCUIT MANUFACTURING AND DESIGN TECHNIQUES FOR REFERENCE PLANE VOIDS WITH STRIP SEGMENT
- Patent Title (中): 具有条带划分的参考平面电路的电路制造和设计技术
-
Application No.: US12823316Application Date: 2010-06-25
-
Publication No.: US20100261346A1Publication Date: 2010-10-14
- Inventor: Sungjun Chun , Anand Haridass , Roger D. Weekly
- Applicant: Sungjun Chun , Anand Haridass , Roger D. Weekly
- Main IPC: H01L21/768
- IPC: H01L21/768 ; G06F17/50

Abstract:
Manufacturing circuits with reference plane voids over vias with a strip segment interconnect permits routing critical signal paths over vias, while increasing via insertion capacitance only slightly. The transmission line reference plane defines voids above (or below) signal-bearing plated-through holes (PTHs) that pass through a rigid substrate core, so that the signals are not degraded by an impedance mismatch that would otherwise be caused by shunt capacitance from the top (or bottom) of the signal-bearing PTHs to the transmission line reference plane. In order to provide increased routing density, signal paths are routed over the voids, but disruption of the signal paths by the voids is prevented by including a conductive strip through the voids that reduces the coupling to the signal-bearing PTHs and maintains the impedance of the signal path conductor.
Public/Granted literature
- US08325490B2 Circuit manufacturing and design techniques for reference plane voids with strip segment Public/Granted day:2012-12-04
Information query
IPC分类: