发明申请
- 专利标题: Sub-field enhanced global alignment
- 专利标题(中): 子字段增强全局对齐
-
申请号: US12803344申请日: 2010-06-24
-
公开(公告)号: US20110038704A1公开(公告)日: 2011-02-17
- 发明人: Andrew M. Hawryluk , Emily True , Ranjan Manish , Warren Flack , Detlef Fuchs
- 申请人: Andrew M. Hawryluk , Emily True , Ranjan Manish , Warren Flack , Detlef Fuchs
- 主分类号: H01L21/68
- IPC分类号: H01L21/68
摘要:
Sub-field enhanced global alignment (SEGA) methods for aligning reconstituted wafers in a lithography process are disclosed. The SEGA methods provide the ability to accommodate chip placement errors for chips supported by a reconstituted wafer when performing a lithographic process having an overlay requirement. The SEGA methods include measuring chip locations to determine sub-fields of the reconstituted wafer over which enhanced global alignment (EGA) can be performed on the chips therein to within the overlay requirement. The SEGA methods further included individually performing EGA over the respective sub-fields. The SEGA methods take advantage of the benefits of both EGA and site-by-site alignment and are particularly applicable to wafer-level packing lithographic processes such as fan-out wafer-level packaging.
公开/授权文献
- US08299446B2 Sub-field enhanced global alignment 公开/授权日:2012-10-30
信息查询
IPC分类: